Number of the records: 1  

Embedded Development Environment for a Family of Xilinx FPGA

  1. 1.
    0090568 - ÚTIA 2008 HU eng A - Abstract
    Kadlec, Jiří
    Embedded Development Environment for a Family of Xilinx FPGA.
    [Prostředí pro návrh vestavných systémů na programovatelných obvodech Xilinx.]
    Regional Conference on Embedded and Ambient Systems Book of Abstracts. Budapešť: John von Neumann Computer Society, 2007 - (Varga, A.; Kiss, Á.; Marsiske, S.; Vásárhelyi, J.). s. 16-16. ISBN 978-963-8431-96-7.
    [RCEAS 2007 First Regional Conference on Embedded and Ambient Systems. 22.11.2007-24.11.2007, Budapešť]
    R&D Projects: GA MŠMT(CZ) 1M0567; GA AV ČR 1ET400750406
    EU Projects: European Commission(XE) 027611 - AETHER
    Program: FP6
    Institutional research plan: CEZ:AV0Z10750506
    Keywords : FPGA * PicoBlaze * Embedded systems
    Subject RIV: JC - Computer Hardware ; Software

    In this article we present development environment for Xilinx FPGA MicroBlaze-centric applications with floating point HW accelerators. Platform is nicknamed UtiaDsp91. The accelerators of this platforms are reconfigurable in runtime by change of the firmware of PicoBlaze controllers embedded in each accelerator. Generation of SW drivers and automated generation of final FPGA netlists is based on our extensions of the standard tool chain of Xilinx (System Generator 9.1, EDK 9.1 and ISE 9.1).

    V článku presentujeme vývojové prostředí pro Xilinx FPGA aplikace s MicroBlaze procesorem. Prostředí UtiaDsp91 dovoluje rekonfiguraci v průběhu řešení pomocí změny programu PicoBlaze procesorů v každém akcelerátoru. Platforma je založena na rozšíření nástrojů System Generátoru 9.1, EDK 9.1. a ISE 9.1.
    Permanent Link: http://hdl.handle.net/11104/0151422

     
     
Number of the records: 1  

  This site uses cookies to make them easier to browse. Learn more about how we use cookies.