Number of the records: 1  

A Compact Front-End Circuit for a Monolithic Sensor in a 65-nm CMOS Imaging Technology

  1. 1.
    0577059 - ÚJF 2024 RIV US eng J - Journal Article
    Piro, F. - Aglieri Rinella, G. - Andronic, A. - Antonelli, M. - Aresti, M. - Baccomi, R. - Isakov, Artem - Kotliarov, Artem - Křížek, Filip … Total 55 authors
    A Compact Front-End Circuit for a Monolithic Sensor in a 65-nm CMOS Imaging Technology.
    IEEE Transactions on Nuclear Science. Roč. 70, č. 9 (2023), s. 2191-2200. ISSN 0018-9499. E-ISSN 1558-1578
    R&D Projects: GA MŠMT LM2023040
    Institutional support: RVO:61389005
    Keywords : Front-end circuits * low-power circuits * monolithic active pixel sensors (MAPSs)
    OECD category: Nuclear physics
    Impact factor: 1.8, year: 2022
    Method of publishing: Open access
    https://doi.org/10.1109/TNS.2023.3299333

    This article presents the design of a front-end circuit for monolithic active pixel sensors (MAPSs). The circuit operates with a sensor featuring a small, low-capacitance (<2 fF) collection electrode and is integrated into the DPTS chip, a proof-of-principle prototype of 1.5 x 1.5 mm including a matrix of 32 x 32 pixels with a pitch of 15 mu m. The chip is implemented in the 65-nm imaging technology from the Tower Partners Semiconductor Company foundry and was developed in the framework of the EP-Research and Development Program at CERN to explore this technology for particle detection. The front-end circuit has an area of 42 mu m(2) and can operate with power consumption as low as 12 nW. Measurements on the prototype relevant to the front end will be shown to support its design.
    Permanent Link: https://hdl.handle.net/11104/0346326

     
    FileDownloadSizeCommentaryVersionAccess
    0577059.pdf03.9 MBCC licencePublisher’s postprintopen-access
     
Number of the records: 1  

  This site uses cookies to make them easier to browse. Learn more about how we use cookies.